

# Type-C USB Power Delivery Controller

### BM92T10MWV

#### **General Description**

BM92T10 is a full function Type-C USB-PD controller that supports USB Power Delivery using base-band communication. It is compatible with USB Type-C specification rev1.1 and USB Power Delivery specification rev2.0.

BM92T10 includes support for the PD policy engine and communicates with an Embedded Controller or the SoC via host interface. It supports SOP, SOP', SOP' and SOP'' signaling, allowing it to communicate with cable marker ICs, support alternate modes and protocol adapters.

#### **Features**

- USB Type-C Spec 1.1 compatible
- USB PD Spec 2.0 compatible (BMC-PHY)
- Two channel power path control using N-channel MOSFET drivers with back flow prevention
- Type C cable orientation detection
- Built-in VCONN Switch and VCONN controller
- Direct VBUS powered operation
- Supports Deep-Sleep-Mode (PC Application)
- Supports DFP/UFP/DRP mode.
- Supports Dead Battery operation.
- Supports analog audio headphone detection
- SMBus Interface for Host Communication
- EC-less Operation (Auto mode)

### **Applications**

- Consumer Applications
  - > Laptop PCs, Tablet PCs, Desktop PCs

#### **Key Specifications**

■ VBUS Voltage Range:
■ Power Sink Voltage Range:
■ Power Source Voltage Range:
■ Power Consumption at Low Power:
■ Operating Temperature Range:
4.75V to 20V
4.75V to 20V
9.4m W (Typ)
30°C to +105°C

#### **Package**

W (Typ) x D (Typ) x H (Max) UQFN40V5050A 5.00mm x 5.00mm x 1.00mm



## **Typical Application Circuit(s)**



Figure A. Typical Application Circuit

## **Contents**

| Contents                                            | 2  |
|-----------------------------------------------------|----|
| Notation                                            | 3  |
| Reference                                           | 3  |
| 1 Introduction                                      |    |
| 2 Pin Description                                   |    |
| 3 Pin Configuration                                 | 7  |
| 4 Package Dimensions                                | 8  |
| 5 Electrical Characteristics                        | g  |
| 5.1 Absolute Maximum Ratings                        |    |
| 5.2 Recommended Operating Conditions                | 10 |
| 5.3 Circuit Current Characteristics                 | 10 |
| 5.4 Digital Pin DC Characteristics                  | 11 |
| 5.5 Power supply management                         | 12 |
| 5.5.1 Outline                                       |    |
| 5.5.2 Electrical Characteristics                    |    |
| 5.6 CC_PHY                                          |    |
| 5.6.1 Outline                                       |    |
| 5.6.2 Electrical Characteristics                    | 16 |
| Table 5-6. CC_PHY Characteristics                   |    |
| 5.7 Voltage detection                               | 17 |
| 5.7.1 Outline                                       |    |
| 5.7.2 Electrical Characteristics                    |    |
| Table 5-7. Voltage Detection characteristics        |    |
| 5.8 VBUS Discharge                                  | 18 |
| 5.8.1 Outline                                       |    |
| 5.8.2 Electrical Characteristics                    |    |
| Table 5-8. VBUS Discharge Characteristics           |    |
| 5.9 Power FET Gate Driver (SINK & SOURCE)           | 19 |
| 5.9.1 Outline                                       |    |
| 5.9.2 Electrical Characteristics                    |    |
| Table 5-9. Power FET Gate Driver Characteristics    |    |
| 5.10 Power On Sequence                              |    |
| 5.11 Power Off Sequence                             |    |
| 5.12 I/O Equivalence Circuit                        |    |
| 6 Application Example                               |    |
| 6.1 Selection of Components Externally connected    |    |
| 7 Function Description                              |    |
| 8 Application Circuits for Different Firmware Types |    |
| 9 Operational Notes                                 | 26 |

## **Notation**

| Category      | Notation           | Description                                                                                                                    |
|---------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Unit          | V                  | Volt (Unit of voltage)                                                                                                         |
|               | A                  | Ampere (Unit of current)                                                                                                       |
|               | Ω, Ohm             | Ohm (Unit of resistance)                                                                                                       |
|               | F                  | Farad (Unit of capacitance)                                                                                                    |
|               | deg., degree       | degree Celsius (Unit of Temperature)                                                                                           |
|               | Hz                 | Hertz (Unit of frequency)                                                                                                      |
|               | s (lower case)     | second (Unit of time)                                                                                                          |
|               | min                | minute (Unit of time)                                                                                                          |
|               | b, bit             | bit (Unit of digital data)                                                                                                     |
|               | B, byte            | 1 byte = 8 bits                                                                                                                |
| Unit prefix   | M, mega-, mebi-    | $2^{20} = 1,048,576$ (used with "bit" or "byte")                                                                               |
|               | M, mega-, million- | $10^6 = 1,000,000$ (used with " $\Omega$ " or "Hz")                                                                            |
|               | K, kilo-, kibi-    | 2 <sup>10</sup> = 1,024 (used with "bit" or "byte")                                                                            |
|               | k, kilo-           | $10^3 = 1,000$ (used with " $\Omega$ " or "Hz")                                                                                |
|               | m, milli-          | 10 <sup>-3</sup>                                                                                                               |
|               | μ, micro-          | 10 <sup>-6</sup>                                                                                                               |
|               | n, nano-           | 10 <sup>-9</sup>                                                                                                               |
|               | p, pico-           | 10 <sup>-12</sup>                                                                                                              |
| Numeric value | xxh, xxH           | Hexadecimal number. "x": any alphanumeric of 0 to 9 or A to F.                                                                 |
|               | xxb                | Binary number; "b" may be omitted. "x": a number, 0 or 1 "_" is used as a nibble (4-bit) delimiter. (eg. "0011_0101b" = "35h") |
| Address       | #xxh               | Address in a hexadecimal number. "x": any alphanumeric of 0 to 9 or A to F.                                                    |
| Data          | bit[n]             | n-th single bit in the multi-bit data.                                                                                         |
|               | bit[n:m]           | Bit range from bit[n] to bit[m].                                                                                               |
| Signal level  | "H", High          | High level (over V <sub>IH</sub> or V <sub>OH</sub> ) of logic signal.                                                         |
|               | "L", Low           | Low level (under V <sub>IL</sub> or V <sub>OL</sub> ) of logic signal.                                                         |
|               | "Z", "Hi-Z"        | High impedance state of 3-state signal.                                                                                        |

## Reference

| Name       | Reference Document                                        | Release Date  | Publisher                               |
|------------|-----------------------------------------------------------|---------------|-----------------------------------------|
| USB Type-C | "USB Type-C Specification Release 1.1"                    | Apr. 3, 2015  | USB.org                                 |
| USB PD     | "Power Delivery Specification Revision2.0 Version1.0"     | Aug. 11, 2014 | USB.org                                 |
| SMBus      | "System Management Bus (SMBus) Specification Version 2.0" | Aug. 3, 2000  | System Management<br>Implementers Forum |

### 1 Introduction

BM92T10 is a full function Type-C USB-PD controller that supports USB Power Delivery using base-band communication. It is compatible with USB Type-C specification rev1.1 and USB Power Delivery specification rev2.0

BM92T10 includes the following functional blocks: Type-C Physical Layer (base-band PHY), BMC encoder / decoder, USB-PD Protocol engine, two N-ch MOSFET switch drivers to control two MOSFETS each, OVP FET and SMBus interface for communicating with the host controller. It requires an external embedded controller that includes Device Policy Manager and GPIOs for Type-C USB-PD operation. BM92T10 is able to operate independently in an AC adapter or in a dead battery condition where the embedded controller is not operational. BM92T10 includes an EEPROM, enabling code updates via the SPI interface during prototyping phase.

BM92T10 controller comes in four variations depending on Technical Note for their circuit design. Please refer for additional details

Figure 1-1 shows the block diagram.



Figure 1-1. Block Diagram

## 2 Pin Description

Table 2-1. Pin Description

| PKG<br>PIN<br># | Pin Name                    | BLOCK      | I/O         | Туре    | Power<br>System | Description                                                               | Note                          |
|-----------------|-----------------------------|------------|-------------|---------|-----------------|---------------------------------------------------------------------------|-------------------------------|
| 1               | GND                         | GND        | ı           | GND     |                 | Ground                                                                    |                               |
| 2               | VSTR/ATST2                  | TEST/Debug | Ю           | Analog  |                 | Analog TEST/ Debug Pin2                                                   |                               |
| 3               | IDSEL/ATST1                 | TEST/Debug | 1           | Analog  |                 | SMBus ID (device address)<br>selection "H":1Ah, "L":18h<br>/Debug Pin1    |                               |
| 4               | XRST                        | Interface  | I           | Digital | VCCIN           | Digital block Reset                                                       |                               |
| 5               | VCCIN                       | USB-PD     | 0           | Analog  |                 | Internal Power supply (For internal use, need to connect capacitor to GND |                               |
| 6               | VSVR                        | POWER      | I           | Power   |                 | 5V SVR INPUT and SPDSRC_FET_SRC voltage                                   |                               |
| 7               | DSCHG                       | Interface  | Ю           | Analog  |                 | Discharge NMOS Drain                                                      |                               |
| 8               | GND                         | GND        | I           | GND     |                 | Ground                                                                    |                               |
| 9               | VB                          | POWER      | I           | Power   |                 | Power Source from VBUS                                                    |                               |
| 10              | GPIO4<br>(Ext mode: UPSCS)  | Interface  | I/O<br>(O)  | Digital | VCCIN           | General purpose I/O port 4<br>/(Ext mode: SPI Chip Select)                | Refer to<br>Technical<br>Note |
| 11              | GPIO5<br>(Ext mode: UPSDIN) | Interface  | I/O<br>(I)  | Digital | VCCIN           | General purpose I/O port 5<br>/(Ext mode: SPI DATA IN)                    | Refer to<br>Technical<br>Note |
| 12              | GPIO6<br>(Ext mode: UPSDO)  | Interface  | I/O<br>(O)  | Digital | VCCIN           | General purpose I/O port 6<br>/(Ext mode: SPI DATA OUT)                   | Refer to<br>Technical<br>Note |
| 13              | GPIO7<br>(Ext mode: UPSCLK) | Interface  | I/O<br>(IO) | Digital | VCCIN           | General purpose I/O port 7<br>/(Ext mode: SPI CLK INPUT)                  | Refer to<br>Technical<br>Note |
| 14              | DBGRSTCK                    | TEST       | Ю           | Digital | VDDIO           | Test for logic                                                            |                               |
| 15              | DBGMODDT                    | TEST       | Ю           | Digital | VDDIO           | Test for logic                                                            |                               |
| 16              | GPIO0                       | Interface  | Ю           | Digital | VDDIO           | General purpose I/O port 0<br>VIN_EN                                      | Refer to<br>Technical<br>Note |
| 17              | GPIO1                       | Interface  | Ю           | Digital | VDDIO           | General purpose I/O port 1<br>ALERT#                                      | Refer to<br>Technical<br>Note |
| 18              | VDDIO                       | POWER      | I           | Power   |                 | Interface Voltage (3.3V)                                                  |                               |
| 19              | SMDATA                      | Interface  | Ю           | Digital | VDDIO           | SMBus Data                                                                |                               |
| 20              | SMCLK                       | Interface  | 1           | Digital | VDDIO           | SMBus Clock                                                               |                               |

| PKG      | T          |                     | T        |                    | 1               | T                                                                                                                                            |                               |
|----------|------------|---------------------|----------|--------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| PIN<br># | Pin Name   | BLOCK               | I/O      | Туре               | Power<br>System | Description                                                                                                                                  | Note                          |
| 21       | S2_DRV_G1  | FET Gate<br>Control | 0        | Analog             |                 | Power Path FET Gate Control<br>SPDSNK_G1                                                                                                     | Refer to<br>Technical<br>Note |
| 22       | S2_DRV_SRC | FET Gate<br>Control | I        | Analog             |                 | Power Path FET BG/SRC Voltage SPDSNK_SRC                                                                                                     | Refer to<br>Technical<br>Note |
| 23       | S2_DRV_G2  | FET Gate<br>Control | 0        | Analog             |                 | Power Path FET Gate Control SPDSNK_G2                                                                                                        | Refer to<br>Technical<br>Note |
| 24       | S1_DRV_G1  | FET Gate<br>Control | 0        | Analog             |                 | Power Path FET Gate Control SPDSRC_G1                                                                                                        | Refer to<br>Technical<br>Note |
| 25       | S1_DRV_SRC | FET Gate<br>Control | ı        | Analog             |                 | Power Path FET BG/SRC<br>Voltage<br>SPDSRC_SRC                                                                                               | Refer to<br>Technical<br>Note |
| 26       | S1_DRV_G2  | FET Gate<br>Control | 0        | Analog             |                 | Power Path FET Gate Control SPDSRC_G2                                                                                                        | Refer to<br>Technical<br>Note |
| 27       | GND        | GND                 | 1        | GND                |                 | Ground                                                                                                                                       |                               |
| 28       | VEX        | POWER               | 1        | Power              |                 | Extension Power Input                                                                                                                        |                               |
| 29       | GPO2/VDIV  | Interface           | O<br>/IO | Digital<br>/Analog | VCCIN           | General purpose Output port 2<br>BST_EN function                                                                                             |                               |
| 30       | GPO3/FB    | Interface           | O<br>/IO | Digital<br>/Analog | VCCIN           | General purpose Output port 3 HSSWEN function                                                                                                |                               |
| 31       | CSENSEN    | CDET                | I        | Analog             | VCCIN           | Current Sense Voltage Input<br>Negative<br>/ Pin 29,30 Configuration<br>*(Pin31,Pin32)=(H,H):GPO<br>mode, other case: Current<br>Sense mode. |                               |
| 32       | CSENSEP    | CDET                | I        | Analog             | VCCIN           | Current Sense Voltage Input Positive / Pin 29,30 Configuration  *(Pin31,Pin32)=(H,H):GPO mode, other case: Current Sense mode.               |                               |
| 33       | XCLPOFF1   | ССРНҮ               | 1        | Analog             | VCCIN           | L:Dead-battery not support Open: Dead-battery support                                                                                        |                               |
| 34       | XCLPOFF2   | ССРНҮ               | I        | Analog             | VCCIN           | Disable Clamper of CC2  L:Dead-battery not support Open: Dead-battery support                                                                |                               |
| 35       | CC1        | ССРНҮ               | Ю        | Analog             |                 | Configuration channel 1 for Type-C                                                                                                           |                               |
| 36       | VCONN_IN   | CCPHY               | I        | Analog             |                 | Input power for VCONN                                                                                                                        |                               |
| 37       | CC2        | ССРНҮ               | Ю        | Analog             |                 | Configuration channel 2 for Type-C                                                                                                           |                               |
| 38       | LDO15DCAP  | POWER               | 0        | Analog             |                 | Internal LDO 1.5V for Digital Need Capacitor                                                                                                 |                               |
| 39       | LDO28CAP   | POWER               | 0        | Analog             |                 | Internal LDO 2.8V for Analog<br>Need Capacitor                                                                                               |                               |
| 40       | LDO15ACAP  | POWER               | 0        | Analog             |                 | Internal LDO 1.5V for Analog<br>Need Capacitor                                                                                               |                               |

## 3 Pin Configuration



Figure 3-1. Pin configuration

## 4 Package Dimensions



1PIN MARK \_\_\_\_\_ 0. 08S (UINT:mm) <Tape and Reel information> Tape Embossed carrier tape Quantity 2500pcs **E2** Direction The direction is the 1pin of product is at the upper left when you hold of feed reel on the left hand and you pull out the tape on the right hand Direction of feed Reel \*Order quantity needs to be multiple of the minimum quantity.

Figure 4-1. UQFN40V5050A Package Dimensions

#### 5 **Electrical Characteristics**

#### 5.1 **Absolute Maximum Ratings**

Table 5-1. Absolute Maximum Ratings

(Ta=25°C)

| Parameter                                                                                                                                                                                                       | Symbol | Rating       | Unit   | Conditions |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------|--------|------------|
| Maximum Supply Voltage1 (VB, VEX, DSCHG, S2_DRV_G1, S2_DRV_G2,S2_DRV_SRC, S1_DRV_G1,S1_DRV_SRC, S1_DRV_G2)                                                                                                      | VIN1   | -0.3 to +28  | V      | *1 *2      |
| Maximum Supply Voltage2 (VDDIO)                                                                                                                                                                                 | VIN2   | -0.3 to +6.0 | V      |            |
| Maximum Supply Voltage3<br>(VSVR, DBGRSTCK, DBGMODDT, GPIO0,<br>GPIO1, SMDATA, SMCLK, VCONN_IN)                                                                                                                 | VIN3   | -1.0 to+6.0  | V      |            |
| Maximum Supply Voltage4<br>(VSTR/ATST2, IDSEL/ATST1, XRST,<br>VCCIN, GPIO4, GPIO5,GPIO6,GPIO7,<br>GPO2/VDIV, GPO3/FB, CSENSEN,<br>CSENSEP, XCLPOFF1, XCLPOFF2, CC1,<br>CC2, LDO15DCAP, LDO28CAP,<br>LDO15ACAP,) | VIN4   | -0.3 to +6.0 | V      |            |
| Maximum different Voltage (S2_DRV_G1-S2_DRV_SRC, S2_DRV_G2-S2_DRV_SRC, S1_DRV_G1-S1_DRV_SRC, S1_DRV_G2-S1_DRV_SRC)                                                                                              | Vdiff  | -0.3 to +6.0 | V      |            |
| Power Dissipation                                                                                                                                                                                               | Pd     | 2.61         | W      | *3         |
| Operating Temperature Range                                                                                                                                                                                     | Topr   | -30 to +105  | degree | *4         |
| Storage Temperature Range                                                                                                                                                                                       | Tstg   | -55 to +125  | degree |            |

<sup>\*4</sup> Target spec.



Figure 5-1. Power Dissipation

<sup>\*1</sup> When the DSCHG pin is applied voltage should by way of resistance more than 120Ω (4W).

\*2 The different voltage between S\*DRV\_G\* and S\*DRV\_SRC is defined "Symbol Vdiff". S\*\_DRV\_G\*=S\*\_DRV\_SRC+5.8V (typ.)

\*3 This value is the permissible loss using a ROHM specification board (74.2 x 74.2 x 1.6tmm, 4 layered board mounting).

At the time of PCB mounting the permissible loss varies with the size and material of board.

When using more than at Ta=25°C, it is reduced 26.1 mW per 1°C. (Caution) Use in excess of this value may result in damage to the device. Moreover, normal operation is not protected.

## 5.2 Recommended Operating Conditions

Table 5-2. Recommended Operating Conditions

(Ta=25°C)

| Item                   | Symbol  | Range      | Unit | Conditions |
|------------------------|---------|------------|------|------------|
| VB, VEX Voltage        | VB, VEX | 4.75 ~ 20  | V    |            |
| VSVR Voltage           | VSVR    | 3.1 ~ 5.5  | V    | *2         |
| VDDIO Voltage          | VDDIO   | 1.7 ~ 5.5  | V    | *2         |
| VCONN_IN Input Voltage | VCONN   | 4.75 ~ 5.5 | V    |            |

<sup>\*2</sup> target design

## 5.3 Circuit Current Characteristics

Table 5-3. Common Characteristics

Electrical Characteristics (Ta=25°C, VSVR=3.3V, VB=open, VEX=open, VDDIO=3.3V)

| Itam               | Comple of | Limit |     | l lmit | Conditions |            |  |  |  |
|--------------------|-----------|-------|-----|--------|------------|------------|--|--|--|
| Item               | Symbol    | Min   | Тур | Max    | Unit       | Conditions |  |  |  |
| [Circuit Current]  |           |       |     |        |            |            |  |  |  |
| Unattached current | ldd_unatt |       | 0.4 |        | mW         | @VSVR=3.3V |  |  |  |
| Attached current   | ldd_att   |       | 3.5 |        | mW         | @VSVR=3.3V |  |  |  |

## 5.4 Digital Pin DC Characteristics

Table5-4. Digital Pin DC Characteristics

Electrical Characteristics (Ta=25°C, VSVR=3.3V, VB=open, VEX=open, VDDIO=3.3V, VCCIN=VSVR)

| Item                                                                          | Symbol         |               | Limit    |               | Unit       | Commont            |  |
|-------------------------------------------------------------------------------|----------------|---------------|----------|---------------|------------|--------------------|--|
| item                                                                          | Symbol         | Min           | Тур Мах  |               | Unit       | Comment            |  |
| [Digital characteristics Power: VDDIO]<br>(Input Digital Pins: SMCLK, DBGRSTC | CK) (Input/Out | tout Pine: GI |          | PIO1, SMDATA  | N DRGM     |                    |  |
| · · · ·                                                                       |                | 0.8×          | 100, GF  | VDDIO+0       |            |                    |  |
| Input "H" level (SMCLK, SMDATA)                                               | VIH1           | VDDIO         | -        | .3            | V          |                    |  |
| Input "L" level (SMCLK, SMDATA)                                               | VIL1           | -0.3          | -        | 0.2x<br>VDDIO | V          |                    |  |
| Input leak current (SMCLK, SMDATA)                                            | IIC1           | -5            | 0        | 5             | μA         | Power: VDDIO       |  |
| Input "H" level (other Digital input)                                         | VIH2           | 0.8×<br>VDDIO | -        | VDDIO+0<br>.3 | V          |                    |  |
| Input "L" level (other Digital input)                                         | VIL2           | -0.3          | -        | 0.2×<br>VDDIO | V          |                    |  |
| Input leak current<br>(other Digital input)                                   | IIC2           | -1            | 0        | 1             | μΑ         | Power: VDDIO       |  |
| SMDATA pin "L" level voltage                                                  | VOL<br>SMDATA  | -             | -        | 0.4           | V          | IOL=350uA Max      |  |
| Output Voltage when "L" (other Digital output)                                | VOL1           | -             | -        | 0.3           | V          | Source=1mA         |  |
| OFF Leakage Current<br>(other Digital output)                                 | IIOFF1         | -3            | -        | 3             | μΑ         | VIN=VDDIO          |  |
| [Digital characteristics Power: VCCIN] (Input Digital Pins: XRST) (Input/ Out | put Pins:GPIO4 | I, GPIO5, GI  | P106, GF | PIO7) (Outpu  | ut Pins: G | PO2/VDIV, GPO3/FB) |  |
| Input "H" level (XRST,GPIOs)                                                  | VIH3           | 0.8×<br>VCCIN | -        | VCCIN+0.      | V          |                    |  |
| Input "H" level(XRST,GPIOs)                                                   | VIH3           | 0.8×<br>VCCIN | -        | VCCIN+0.      | V          |                    |  |
| Input "L" level (XRST,GPIOs)                                                  | VIL3           | -0.3          | -        | 0.2x<br>VDDIO | V          |                    |  |
| Input leak current (XRST,GPIOs)                                               | IIC3           | -5            | 0        | 5             | μΑ         | Power: VCCIN       |  |
| Input "H" level (other Digital input)                                         | VIH4           | 0.8×<br>VDDIO | -        | VDDIO+0<br>.3 | V          |                    |  |
| Input "L" level (other Digital input)                                         | VIL4           | -0.3          | -        | 0.2×<br>VDDIO | V          | Power: VCCIN       |  |
| Input leak current<br>(other Digital input)                                   | IIC4           | -1            | 0        | 1             | μΑ         |                    |  |
| Output Voltage when "L"<br>(other Digital output)                             | VOL2           | -             | -        | 0.3           | V          | Source=1mA         |  |
|                                                                               | i              | 1             | 1        |               |            | VIN=VCCIN          |  |

## 5.5 Power supply management

### 5.5.1 Outline

This LSI has a power selector. It select the lowest power supply voltage from VSVR, VEX, or VB for low power consumption. Internal Power Supply (VCCIN) gives priority in order of VSVR, VEX, and VB. VCCIN supplied from the power selector is used to LSI main power source. LDOs (for internal only) are supplied from VCCIN, and output each internal supply voltage.

Each power supply input have UVLO (2.8Vtyp) and OVLO (VSVR: 6.4Vtyp, VEX/VB: 6.4/15.0/28.0Vtyp). And POR (power on reset) signal is generated from detection of LDO28OK, LDO15DOK, LDO15AOK, and VCCIN.



Figure 5-2. Power Supply Management Block Diagram and Timing Chart

## 5.5.2 Electrical Characteristics

Table 5-5. Power Supply Management Characteristics

| lton                                                                                                                                 | Currele e l     |          | Limit     |         | Unit    | Commont                   |
|--------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------|-----------|---------|---------|---------------------------|
| Item                                                                                                                                 | Symbol          | Min      | Тур       | Max     | Unit    | Comment                   |
| [Analog characteristics] Unless otherwise specified Ta=25°C, GND=0V, Bypass Capacitor(\text{\text{Input Analog Pins: VSVR, VEX, VB}} | √CCIN)=4.7µF, I | Bypass C | apacitors | s(LDO28 | CAP, LI | DO15DCAP, LDO15ACAP) =1μF |
| UVLO release voltage                                                                                                                 | UVLO1H          | -        | 2.8       | -       | V       | VSVR, VEX, VB=up          |
| UVLO detect voltage                                                                                                                  | UVLO1L          | -        | 2.7       | -       | V       | VSVR, VEX, VB=down        |
| OVLO detect voltage (5V mode)                                                                                                        | OVLO5           | -        | 6.4       | -       | V       | VSVR, VEX, VB=up          |
| OVLO detect voltage (12V mode)                                                                                                       | OVLO12          | -        | 15        | -       | V       | VEX, VB=up                |
| OVLO detect voltage (20V mode)                                                                                                       | OVLO20          | -        | 28        | -       | V       | VEX, VB=up                |
| OVLO hysteresis voltage (5V mode)                                                                                                    | OVLO5hys        | -        | 240       | -       | mV      | OVLO5-release voltage     |
| OVLO hysteresis voltage (12V mode)                                                                                                   | OVLO12hys       | -        | 580       | -       | mV      | OVLO12-release voltage    |
| OVLO hysteresis voltage (20V mode)                                                                                                   | OVLO20hys       | -        | 580       | -       | mV      | OVLO20-release voltage    |
| Power ON reset threshold voltage                                                                                                     | POR             | -        | 2.6       | -       | V       | VCCIN=up                  |
| LDO28CAP output voltage                                                                                                              | V28             | -        | 2.8       | -       | V       | No Load, VSVR=5V          |
| LDO15DCAP output voltage                                                                                                             | V15D            | -        | 1.5       | -       | V       | No Load, VSVR=5V          |
| LDO15ACAP output voltage                                                                                                             | V15D            | -        | 1.5       | -       | V       | No Load, VSVR=5V          |

## 5.6 CC PHY

### 5.6.1 Outline

CC\_PHY has below functions of USB Type-C. (Refer to USB Type-C Spec)

- Defining Port Mode
  - > DFP Mode Condition
  - > UFP Mode Condition
  - > DRP Mode Condition
- DFP-to-UFP Attach / Detach Detection
- Plug Orientation / Cable Twist Detection
- USB Type-C VBUS Current Detection and Usage
- VCONN (Supply for SOP') Control
- Base-Band Power Delivery Communication (BBPD communication)
- Discovery and Configuration of Functional Extensions



Figure 5-3. CC\_PHY Block Diagram

## [PORT\_CONT]

This block chose the port mode according to the setting from MCU.

#### (DFP)

Variable current source is connected to CC terminal. These currents of each mode are 80µA±20%: Default Current, 180µA±8%: Medium Current and 330µA±8%: High Current.

#### (UFP)

Pull-down resistor (Rd= $5.1k\Omega\pm10\%$ ) is connected to CC terminal.

#### (DRP)

Changing DFP and UFP is repeated frequently.

### [CC\_DET]

CC\_DET has functions of "Attach / Detach Detection", "Plug Orientation / Cable Twist Detection", "Discovery and detect extension mode" and "USB Type-C VBUS Current Detection".

Attach / Detach is detected with monitoring voltage of CC terminal. When the voltage of CC terminal become under a threshold voltage at DFP, attach is detected. Oppositely, when the voltage of CC terminal become over a threshold voltage, detach is detected. When the voltage of CC terminal become over a threshold voltage at UFP, attach is detected.

Plug orientation and cable twist is detected from the relationship of two CC terminals. Because only one wire is connected to Rd, the difference between two CC terminals is generated.

UFP can detect the maximum current of the power source by monitoring the voltage of CC terminal.

It is possible to detect extension mode because DFP can detect Ra at Attach / Detach detection.

#### [UFP\_CLAMP]

1.1V Clamp is used for UFP emulation at dead-battery condition.

#### [VBUS\_MONI]

UFP detect Attach / Detach by existence of VBUS voltage. VBUSDET detects Attach when VBUS voltage over the threshold voltage. And it detects Detach when VBUS under the threshold voltage.

#### [VCONNSW]

VCONNSW is the power switch for VCONN source. It has OCP (1.3Atyp) function.

#### [BB PHY]

If Type-C controller supports BBPD, CC terminal can output BBPD communication signal. (Refer to BB\_PHY)

## 5.6.2 Electrical Characteristics

Table 5-6. CC\_PHY Characteristics

| ltom                               | Symbol         |           | Limit     |          | Unit      | Comment          |
|------------------------------------|----------------|-----------|-----------|----------|-----------|------------------|
| Item                               | Symbol         | Min       | Тур       | Max      | Unit      | Comment          |
| [PORT_CONT characteristics]        |                |           | I         | I        | I         | l                |
| Unless otherwise specified         |                |           |           |          |           |                  |
| Ta=25°C, VSVR=VEX=VB=5V, VCONI     | N_IN=5V, VDDIC | D=3.3V, C | SND=0V,   | Bypass ( | Capacitor | (VCCIN)=4.7µF,   |
| Bypass Capacitors(LDO28CAP, LDO19  | 5DCAP, LDO15A  | 4CAP) =   | lμF       |          |           |                  |
| Input Analog Pins: CC1, CC2, VCONN | _IN            |           |           |          |           |                  |
| Pull up current 1                  | CCPUP1         | 64        | 80        | 96       | μA        | Ta=-30~105°C     |
| Pull up current 2                  | CCPUP2         | 166       | 180       | 194      | μA        | Ta=-30~105°C     |
| Pull up current 3                  | CCPUP3         | 304       | 330       | 356      | μA        | Ta=-30~105°C     |
| Pull down resistor                 | CCPDN          | 4.6       | 5.1       | 5.6      | kΩ        | Ta=-30~105°C     |
| [UFP_CLAMP characteristics]        |                |           |           |          |           |                  |
| Unless otherwise specified         |                |           |           |          |           |                  |
| Ta=25°C, VSVR=VEX=VB=5V, VCONI     | N_IN=5V, VDDIC | D=3.3V, C | SND=0V,   | Bypass ( | Capacitor | (VCCIN)=4.7µF,   |
| Bypass Capacitors(LDO28CAP, LDO19  |                |           |           |          |           |                  |
| CCx terminal input impedance       | CCZin          | 126       | -         | -        | kΩ        |                  |
| CCx clamp voltage                  | CCCLP          | 0.7       | -         | 1.3      | V         | Iin=80 to 330µA  |
| [VBUS MONI]                        |                |           | •         | •        | •         | •                |
| Unless otherwise specified         |                |           |           |          |           |                  |
| Ta=25°C, VSVR=VEX=VB=5V, VCONI     | N IN=5V, VDDIO | D=3.3V, C | SND=0V,   | Bypass ( | Capacitor | (VCCIN)=4.7µF,   |
| Bypass Capacitors(LDO28CAP, LDO19  | 5DCAP, LDO15A  | 4CAP) =   | 1μF Input | Analog F | Pins: CC1 | I, CC2, VCONN_IN |
| VBUS presence detection level      | CCVBDET        | -         | 3.42      | -        | V         |                  |
| [VCONNSW]                          |                |           |           |          |           |                  |
| Unless otherwise specified         |                |           |           |          |           |                  |
| Ta=25°C, VSVR=VEX=VB=5V, VCONI     | N_IN=5V, VDDIC | D=3.3V, C | SND=0V,   | Bypass ( | Capacitor | (VCCIN)=4.7µF,   |
| Bypass Capacitors(LDO28CAP, LDO18  | 5DCAP, LDO15A  | 4CAP) =   | 1μF Input | Analog F | Pins: CC1 | I, CC2, VCONN_IN |
| VCONN_IN to CCx resistance         | CCVCR          | -         | -         | 500      | mΩ        |                  |
| Overcurrent protection level       | CCVCOCP        | 1.1       | -         | -        | Α         |                  |
| [BB_PHY]                           |                |           | •         | •        | •         |                  |
| Unless otherwise specified         |                |           |           |          |           |                  |
| Ta=25°C, VSVR=VEX=VB=5V, VCONI     | N IN=5V, VDDIO | D=3.3V, C | SND=0V,   | Bypass ( | Capacitor | (VCCIN)=4.7µF,   |
| Bypass Capacitors(LDO28CAP, LDO18  | 5DCAP, LDO15   | ACAP) =   | 1µF Input | Analog F | oins: CC1 | I, CC2, VCONN_IN |
| TX BCM frequency                   | fBBTX          |           | 300       |          | kHz       |                  |
| TX voltage output H level          | BBVOH          | 1.05      | -         | 1.2      | V         |                  |
| TX voltage output L level          | BBVOL          | 0         | -         | 75       | mV        |                  |
| RX voltage input H level           | BBVIH          | -         | 0.6       | 0.65     | V         |                  |
| RX voltage input L level           | BBVIL          | 0.45      | 0.5       | -        | V         |                  |
|                                    | 221.2          |           | 0.0       | l        |           | <u> </u>         |

## 5.7 Voltage detection

## 5.7.1 Outline

VDET Block detects the voltage level of VBUS or VEX. It can detect follow conditions; (1) the voltage over the protection level, (2) the voltage over the setting range and (3) the voltage under the setting range.

- -VBUS or VEX voltage Detection for PDO of USB-PD spec.
- -OVP (over voltage protection) Detection: Vnom +20%typ
- -OVR (over voltage range) Detection: Vnom +5%typ
- -UVR (under voltage range) Detection: Vnom -5%typ



Figure 5-4. Voltage Detection Block Diagram

## 5.7.2 Electrical Characteristics

Table 5-7. Voltage Detection characteristics

| ltom                                                                                                                                                                                                                                     | Cymbal |     | Limit |     | Unit | Comment               |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-------|-----|------|-----------------------|--|--|--|--|
| Item                                                                                                                                                                                                                                     | Symbol | Min | Тур   | Max | Unit | Comment               |  |  |  |  |
| [VDET characteristics] Unless otherwise specified Ta=25°C, VSVR=VEX=VB=5V, VCONN_IN=VCCIN, VDDIO=3.3V, GND=0V, Bypass Capacitor(VCCIN)=4.7μF, Bypass Capacitors(LDO28CAP, LDO15DCAP, LDO15ACAP) =1μF, Vnom=5V Input Analog Pins: VEX, VB |        |     |       |     |      |                       |  |  |  |  |
| Over voltage protection detection rate                                                                                                                                                                                                   | OVP    | 17  | 20    | 23  | %    | Standard voltage=Vnom |  |  |  |  |
| Over voltage range detection rate                                                                                                                                                                                                        | OVR    | 3   | 5     | 7   | %    | Standard voltage=Vnom |  |  |  |  |
| Under voltage range detection rate                                                                                                                                                                                                       | UVR    | -7  | -5    | -3  | %    | Standard voltage=Vnom |  |  |  |  |

## 5.8 VBUS Discharge

## 5.8.1 Outline

NMOS switch is prepared for VBUS discharging.



Figure 5-5. VBUS Discharge Block Diagram

## 5.8.2 Electrical Characteristics

Table 5-8. VBUS Discharge Characteristics

| ltem                                                                                                                                                                                                                               | Symbol - | Limit |     |     | Unit | Comment |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|-----|-----|------|---------|--|--|
|                                                                                                                                                                                                                                    |          | Min   | Тур | Max | Unit | Comment |  |  |
| [Discharge characteristics] Unless otherwise specified Ta=25°C, VSVR=VEX=VB=5V, VCONN_IN=VCCIN, VDDIO=3.3V, GND=0V, Bypass Capacitor(VCCIN)=4.7μF, Bypass Capacitors(LDO28CAP, LDO15DCAP, LDO15ACAP) =1μF Input Analog Pins: DSCHG |          |       |     |     |      |         |  |  |
| Discharge Resistor                                                                                                                                                                                                                 | RDSCHG   | -     | 25  | -   | Ω    |         |  |  |

#### 5.9 Power FET Gate Driver (SINK & SOURCE)

## 5.9.1 Outline

FET Gate Driver is the NMOS switch driver for power line switch.

- External Nch-FET gate control: S1, S2 One of two DC input selection



Figure 5-6. Power FET Gate Driver Block Diagram

## 5.9.2 Electrical Characteristics

Table 5-9. Power FET Gate Driver Characteristics

| Item                                                                                                                                                                                                                                                                                                               | Symbol | Limit |     |     | l lmi4 | Commont                                                                                              |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-----|-----|--------|------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                                                                                                                                                    |        | Min   | Тур | Max | Unit   | Comment                                                                                              |  |
| [Discharge characteristics] Unless otherwise specified Ta=25°C, VSVR=VEX=VB=5V, VCONN_IN=VCCIN, VDDIO=3.3V, GND=0V, Bypass Capacitor(VCCIN)=4.7μF, Bypass Capacitors(LDO28CAP, LDO15DCAP, LDO15ACAP) =1μF Input Analog Pins: S1_DRV_SRC, S2_DRV_SRC Output Analog Pins: S1_DRV_G1, S1_DRV_G2, S2_DRV_G1, S2_DRV_G2 |        |       |     |     |        |                                                                                                      |  |
| FET control voltage between gate and source                                                                                                                                                                                                                                                                        | VGS    | -     | 6.0 | -   | V      | S1_DRV_G1 - S1_DRV_SRC<br>S1_DRV_G2 - S1_DRV_SRC<br>S2_DRV_G1 - S2_DRV_SRC<br>S2_DRV_G2 - S2_DRV_SRC |  |

## 5.10 Power On Sequence



Figure 5-8. Power On Sequence

## 5.11 Power Off Sequence



Figure 5-9. Power Off Sequence

## 5.12 I/O Equivalence Circuit







## 6 Application Example



## 6.1 Selection of Components Externally connected

| Item                                   | Symbol             | Min  | Тур | Max   | Unit | Comment |
|----------------------------------------|--------------------|------|-----|-------|------|---------|
| VCCIN Capacitance(*)                   | C <sub>VCCIN</sub> | 2.2  | 4.7 | 10    | μF   |         |
| Q1,Q2,Q3,Q4<br>Gate-Source Capacitance | $C_{Qx\_gs}$       | 220p | -   | 0.5 μ | F    |         |

<sup>(\*)</sup>Please set the capacity of the condenser not to be less than the minimum in consideration of temperature properties, DC bias properties.

## 7 Function Description

Please refer to the Technical Note

## 8 Application Circuits for Different Firmware Types

Please refer to the Technical Note

## 9 Operational Notes

### (1) Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

#### (2) Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### (3) Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

#### (4) Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

#### (5) Thermal Consideration

Should by any chance the power dissipation rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, increase the board size and copper area to prevent exceeding the Pd rating.

#### (6) Recommended Operating Conditions

These conditions represent a range within which the expected characteristics of the IC can be approximately obtained. The electrical characteristics are guaranteed under the conditions of each parameter.

## (7) Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

### (8) Operation Under Strong Electromagnetic Field

Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction.

### (9) Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

### Operational Notes - continued

### (10) Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

#### (11) Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

### (12) Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode.

When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.

Figure xx. Example of monolithic IC structure



## (13) Ceramic Capacitor

When using a ceramic capacitor, determine the dielectric constant considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

#### (14) Area of Safe Operation (ASO)

Operate the IC such that the output voltage, output current, and power dissipation are all within the Area of Safe Operation (ASO).

## (15) Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

## **Notice**

#### **Precaution on using ROHM Products**

Our Products are designed and manufactured for application in ordinary electronic equipments (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| JAPAN   | USA       | EU       | CHINA    |  |
|---------|-----------|----------|----------|--|
| CLASSⅢ  | CL ACCIII | CLASSIIb | CLASSIII |  |
| CLASSIV | CLASSⅢ    | CLASSⅢ   | CLASSII  |  |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation (Pd) depending on Ambient temperature (Ta). When used in sealed area, confirm the actual ambient temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

#### **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

### **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

QR code printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

Notice-PGA-E Rev.001

#### **General Precaution**

- 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative.
- 3. The information contained in this doc ument is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

Rev.001